# Model PCL-720

Digital I/O & Counter Card

# PCL-720 Digital I/O and Counter Card

This documentation is copyrighted 1990 by Advantech Co., Ltd. All rights are reserved. Advantech Co., Ltd. Reserves the right to make improvements in the products described in this manual at any time without notice.

No part of this manual may be reproduced, copied, translated or transmitted, in any form or by any means without the prior written permission of Advantech Co., Ltd. Information provided in this manual is intended to be accurate and reliable. However, Advantech Co., Ltd. assumes no responsibility for its use; nor for any infringements of rights of third parties which may result from its use.

PC-LabCard is a trademark of Advantech Co., Ltd. IBM and PC are trademarks of international Business Machines Corporation. MS-DOS is a trade mark of Microsoft Corporation. BASIC is a trademark of Dartmouth College. Intel is a trademark of Intel Corporation.

> Part No. 2003720000 Rev. C1 Printed in Taiwan Mar. 1990

# TABLE OF CONTENTS

| CHAPTER 1 GENERAL INFORMATION                   |
|-------------------------------------------------|
| 1.1. Introduction 1                             |
| 1.2. Features, Application and Specifications 1 |
| CHAPTER 2 INSTALLATION                          |
| 2.1. Initial Inspection 5                       |
| 2.2. Base Address Selection 5                   |
| 2.3. Clock Frequency Setting 7                  |
| 2.4. Installing into the PC                     |
| CHAPTER 3 SIGNAL CONNECTION                     |
| 3.1. Connector Pin Assignment                   |
| 3.2. Timer/Counter Signal Pads 11               |
| 3.3. Clock Source Pads 11                       |
| 3.4. Strobe of Digital Input    12              |
| CHAPTER 4 PROGRAMMING 13                        |
| 4.1. Register Structure and Format              |
| 4.2. Digital UO Programming 14                  |
| 4.3. Programmable Interval Timer 15             |
| 4.3.1. The Intel 8253 15                        |
| 4.3.2. The Control Byte 16                      |
| 4.3.3. Mode Definitions                         |
| 4.3.4. Loading and Reading The Counters         |
| APPENDIX A I/O PORTADDRESS MAP                  |

## **CHAPTER 1 GENERAL INFORMATION**

#### 1.1. Introduction

The PCL-720 Digital I/O and Counter Card is a PC add-on card that offers you 32 digital input channels, 32 digital output channels and 3 counter/timer channels. All digital input and output channels are TTL/DTL compatible. Each digital input or output channel corresponds to a certain bit of the I/O port of the PC and it is very easy to program the function of this card.

To make your application easier, external daughter boards, PCLD-782, PCLD-785 and PCLD-786, are designed to work with the digital input/output ports of the PCL-720. The PCLD-782 is a 16-channel opto-isolated digital input board which provides an easy way to input digital data to the PCL-720 when the ground isolation is required The PCLD-785 is a 16-channel relay output board which can be driven by the digital output of the PCL-720 card. The PCLD-786 is an SSR board which can control AC power up to 8 channels.

An on-board Intel 8253 programmable interval timer provides three independent 16 bit down counters as timing sources for various applications. Also, a breadboard area is available for customized interface circuits.

The PCL-720 (after rev. C) also offers on-board clock sources those are 1 MHz, 100 KHz and 10 KHz and these frequencies can be double, half or quartered by setting jumpers.

#### **1.2 Features, Application and Specifications**

Features :

- 32 digital input channels
- 32 digital output channels
- High output driving capacity

- Low input loading
- 3-channel programmable interval timer
- On-board crystal based clock source
- Breadboard area for customized circuits

#### Applications

- Industrial *ON/OFF* control
- Contact closure monitoring
- Switch panel status sense
- BCD interface
- Digital I/O control
- Industrial automation
- Laboratory automation
- Period and pulse width measurement
- Event and frequency counting

#### Specifications

| • | Dimensions: | 9" x 4.125"        |
|---|-------------|--------------------|
|   |             | 22.8 cm x 10.48 cm |
| • | Bus :       | IBM PC bus         |

- Slot : One 62-pin slot
- I/O Port Address : Hex 200 hex 3F8

- Breadboard Area: 540 (30 X 18) plated-through "donuts" holes, each with a.036' hole on 0.10" centers.
- Digital Input

| Input Low Level :  | Min0.5V, max. 0.8V      |
|--------------------|-------------------------|
| Input High Level:  | Min. 2.0V, max. 5.0V    |
| Input Loading :    | Max 0.2 mA at 0.4V      |
| Input Hysteresis : | Typical 0.4V, min. 0.2V |

Digital Output

| Output Low Level: Max. 0.5V at 24 mA                                 |
|----------------------------------------------------------------------|
| (sink) Max. 0.4V at 12 mA                                            |
| Output High Level : Min. 2.0V at 15 mA<br>(source) Min. 2.4V at 3 mA |
| Driving Capacity : 15 TTL's at least                                 |

# **CHAPTER 2 INSTALLATION**

#### 2.1. Initial Inspection

Inside the shipping container, you should find this operating manual and the PCL-720 card.

The PCL-720 is carefully inspected both mechanically and electrically before shipment. It should be free of marks and scratches and in perfect electrical order on receipt.

Remove the PCL720 interface card from its protective packaging by grasping the metal rear panel. Keep the anti-vibration package since it may be used to return the card if it needs repair. The package may also be used if the card is stored outside of the computer.

The board should be handled only by the edges. The integrated circuits on the board can be damaged by static electric discharge. The package

#### 2.2. Base Address Selection

Most of the peripheral devices and the interface adapters in the PC are controlled and sensed using the digital input and output pens. These ports are addressed using the I/O port address space of the 8088 or 80286 microcomputer.

The I/O port base address for the PCL-720 is selectable by the setting of a DIP switch (SW1). Valid addresses are from hex 200 to hex 3F8. Refer to Figure 2.1 for the location of the DIP switch (SW1).



Figure 2.1 The PCL-720 Card

The required switch settings for various base addresses are illustrated as below :

Note : - ON=0, OFF=1

- "X" means "don't care"
- 1..8 are switch positions
- A3..A8 correspond to address Lines of the PC bus. A9 is hard-wired to be 1.
- \* means factory setting

| I/o port  | Swi | tch p | ositi | on |    |    |
|-----------|-----|-------|-------|----|----|----|
| address   | 1   | 2     | 3     | 4  | 5  | б  |
| (Hex)     | A8  | Α7    | Аб    | A5 | Α4 | A3 |
| 200-207   | 0   | 0     | 0     | 0  | 0  | 0  |
| 208-20F   | 0   | 0     | 0     | 0  | 0  | 1  |
| •         |     |       |       |    |    |    |
| * 2A0-2A7 | 0   | 1     | 0     | 1  | 0  | 0  |
| 2A8-2AF   | 0   | 1     | 0     | 1  | 0  | 1  |
|           |     |       |       |    |    |    |
| 2E8-2EF   | 0   | 1     | 1     | 1  | 0  | 1  |
| •         |     |       |       |    |    |    |
| 2F8-2FF   | 0   | 1     | 1     | 1  | 1  | 1  |
| 3E8-3EF   | 1   | 1     | 1     | 1  | 0  | 1  |
| 3F8-3FF   | 1   | 1     | 1     | 1  | 1  | 1  |

#### 2.3. Clock Frequency Setting

The PCL-720 offers on-board clock sources those are 1 MHz, 100 KHz and 10 KHz when a jumper is placed on the position marked "xl" of JP1. These frequencies can be double, half or quartered by placing a jumper on position "x2", "x1/2" or "xl/4" of the JP1. For example, a frequency source of 25 KHz can be got from the pad marked "100K" when placing the jumper on position "x1/4" of the JP1 as below.

| x2   |                          |                                |                                      |
|------|--------------------------|--------------------------------|--------------------------------------|
| xl   | *:]                      | Factory                        | setting                              |
| x1/2 |                          |                                |                                      |
| x1/4 |                          |                                |                                      |
|      |                          |                                |                                      |
|      | x2<br>xl<br>x1/2<br>x1/4 | x2<br>xl * : 1<br>x1/2<br>x1/4 | x2<br>x1 * : Factory<br>x1/2<br>x1/4 |

#### 2.4. Installing into the PC

# POWER MUST ALWAYS BE SWITCHED OFF when removing or inserting the PCL-720 card and connecting or disconnecting cables.

Use a screw driver to remove the cover mounting screws from the rear of the system unit.

Slide the system unit's cover away from the rear and to the front. When the cover will go no further, tilt it up, remove it from the base, and set it aside.

The PCL-720 is configured at the factory for the IBM PC, PC/XT, *PC/AT* and ah IBM PC compatibles. If you need further changes to the configuration please refer to Chapter 2. Installation.

Use a screw driver to remove the screw that secures the expansion slot cover. Save the screw for installation of the interface card.

The two rear connectors should be pressed through the rear panel first, then press the card carefully into the main board expansion slot.

Secure the PCL-720 with the 3/16" mounting screw, then attach and appropriate cable to the connector.

Slide the system unit's cover back on. Align the system unit tabs with the cover holes and reinstall the cover mounting screws.

## **CHAPTER 3 SIGNAL CONNECTION**

#### 3.1. Connector Pin Assignment

The PCL-720 card is equipped with two 20-pin insulation displacement (mass termination) connectors accessible from the rear plate and three other 20-pin insulation displacement connectors on board. All these connectors can be connected to flat cables of the same type. Please refer to Figure 2.1 for the location of each connector.

The following diagrams below show their pin assignments.

- Note : D/O means digital output
  - D/I means digital input
  - GND means ground
  - CLK is the clock input for the 8253
  - GATE is the gate input for the 8253
  - OUT is the signal output of the 8253
  - STROBE is the external signal to latch the D/I data

Connector 1:

|                                                      |                                         |                                         |                                          | 1                                                    |                                    |
|------------------------------------------------------|-----------------------------------------|-----------------------------------------|------------------------------------------|------------------------------------------------------|------------------------------------|
| D/O<br>D/O<br>D/O<br>D/O<br>D/O<br>D/O<br>D/O<br>D/O | 0<br>2<br>4<br>6<br>8<br>10<br>12<br>14 | 1<br>3<br>5<br>7<br>9<br>11<br>13<br>15 | 2<br>4<br>6<br>8<br>10<br>12<br>14<br>16 | D/O<br>D/O<br>D/O<br>D/O<br>D/O<br>D/O<br>D/O<br>D/O | 1<br>3<br>7<br>9<br>11<br>13<br>15 |
| D/O<br>D/O<br>GND<br>+5V                             | 12<br>14                                | 13<br>15<br>17<br>19                    | 16<br>18<br>-20                          | D/O<br>D/O<br>GND<br>+12V                            | 15<br>15<br>7                      |
|                                                      |                                         |                                         |                                          |                                                      |                                    |

#### Connector 2:

| D/I 0  | 12    | D/I 1    |
|--------|-------|----------|
| D/I 2  | 34    | D/I 3    |
| D/I 4  | 5.6   | D/I 5    |
| D/I 6  | 78    | D/I 7    |
| D/I 8  | 9 10  | D/I 9    |
| D/I 10 | 11 12 | D/I 11   |
| D/I 12 | 13 14 | D/I 13   |
| D/I 14 | 15 16 | D/I 15   |
| GND    | 17 18 | GND      |
| +5V    | 19 20 | STROBE 0 |
|        |       |          |

#### Connector 3:

| D/O | 16 | 1  | 2  | D/0 | 17 |
|-----|----|----|----|-----|----|
| D/O | 18 | 3  | 4  | D/0 | 18 |
| D/O | 20 | 5  | 6  | D/0 | 21 |
| D/O | 22 | 7  | 8  | D/0 | 23 |
| D/O | 24 | 9  | 10 | D/0 | 25 |
| D/O | 26 | 11 | 12 | D/0 | 27 |
| D/O | 28 | 13 | 14 | D/0 | 29 |
| D/O | 30 | 15 | 16 | D/0 | 31 |
| GND |    | 17 | 18 | GND |    |
| +5V |    | 19 | 20 | +12 | 7  |
|     |    |    |    | ]   |    |

\_\_\_\_\_

#### Connector 4:

| D/I 16 | 12    | D/I 17   |
|--------|-------|----------|
| D/I 18 | 3 4   | D/I 19   |
| D/I 20 | 56    | D/I 21   |
| D/I 22 | 78    | D/I 23   |
| D/I 24 | 9 10  | D/I 25   |
| D/I 26 | 11 12 | D/I 27   |
| D/I 28 | 13 14 | D/I 29   |
| D/I 30 | 15 16 | D/I 31   |
| GND    | 17 18 | GND      |
| +5V    | 19 20 | STROBE 1 |
|        |       |          |

#### PCL-720

Connector 5:

|                          |                             |                              | -                                                    |
|--------------------------|-----------------------------|------------------------------|------------------------------------------------------|
| CLK 2<br>OUT 2<br>GATE 2 | 1<br>3<br>5<br>7<br>9<br>11 | 2<br>4<br>6<br>8<br>10<br>12 | CLK 1<br>OUT 1<br>GATE 1<br>CLK 0<br>OUT 0<br>GATE 0 |
| GND<br>+5V               | 13<br>15<br>17<br>19        | 14<br>16<br>18<br>20         | GND                                                  |

#### 3.2. Timer/Counter Signal Pads

To make the wiring of the 8253 counter input and output signals easier for user's application, all the "CLK", "GATE" and "OUT" signals of the three 16 bit counters have their soldering pads. These pads have exactly the same signals as those on connector CN5. For example, if a user wants to use the output of counter 0 (OUT0) as the clock source of counter 1 (CLK1), he (she) can place a wire between the pads marked "OUT0" and "CLK1".

JP2 o CLK0 o GATE0 o OUT0 o CLK1 o GATE1 o OUT1 o CLK2 o GATE2 o OUT2

#### 3.3. Clock Source Pads

There are 3 pads offer clock sources of 1MHz, 100KHz and 10KHz when the JP1 is inserted with a jumper at the position 'xl'. These frequencies can be double, half or quartered by placing the jumper on the position 'x2', 'x1/2' or 'x1/4' of the JP1. The user can link one of the clock source to the clock input of the 8253 timer/counter by placing a wire between the corresponding pads. For example, if a user want that the counter 2 has 1 MHz clock input, he(she) can just solder a wire between pads "1M" and "CLK2" and place a jumper on

#### 3.4. Strobe of Digital Input

The digital input connectors, CN2 and CN4, have "STROBE" signals at pin-20. The "STROBE" input signals are used to gate the digital input signal DI0 to DI15 and DI16 to DI31.

When the "STROBE" input is high or left open, the data which the PC reads from the corresponding input port is the current status of the digital input pins. When the "STROBE" input goes from high to low, the digital input data is latched in the input buffer and the PC reads the data which is the input status on the falling edge of "STROBE". Normally, the "STROBE" pins are left open and the digital input ports have the current status of the digital input pins. If the user wants to read the status of the digital input pins when an certain signal is high, then he (she) can connect the signal to the "STROBE" pins to gate the input data.

"STROBE 0" is used to gate the digital input signal on CN2, D/I 0 to D/I 15 and "STROBE 1" is for the input signal on CN4, D/I 16 to D/I 31.

| Strobe | D/I data    |
|--------|-------------|
|        |             |
| High   | Transparent |
| Low    | Latched     |

## **CHAPTER 4 PROGRAMMING**

#### 4.1. Register Structure and Format

The most important issue in programming the PCL720 is understanding the meaning of the 8 registers addressable from the selected I/O port base address.

The following diagram shows the relative location of each register as to the base address and its usage.

Note : - LSB means least significant byte - MSB means most significant byte

 Write
 Read

 base +0
 D/O 0 - 7
 D/I 0 - 7

 base +1
 D/O 8 - 15
 D/I 8 -15

 base +2
 D/O 16 -23
 D/I 16 -23

 base +3
 D/O 24 - 31 D/I 24 -31

 base +4
 LSB or MSB of COUNTER 0

 base +5
 LSB or MSB of COUNTER 1

 base +6
 LSB or MSB of COUNTER 2

 base +7
 CONTROL BYTE

The format and structure of each register are discussed as follows.

- Note : Bit 0 is the least significant bit. - OP stands for operation.
- base +0 If OP=read, bit 0-7 of this byte correspond to channel 0-7 of the 32 digital input channels.

If OP=write, bit 0-7 correspond to channel 0-7 of the 32 digital output channels.

base +1 If OP=read, bit 0-7 correspond to D/I channel 8-15.

|         | If OP=write, bit 0-7 correspond to D/O channel 8-15                                                                                                                                                          |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| base +2 | If OP=read, bit 0-7 <i>correspond</i> to D/I channel 16-23                                                                                                                                                   |
|         | If OP=write, bit 0-7 correspond to D/O channel 16-23.                                                                                                                                                        |
| base +3 | If OP=read, bit 0-7 correspond to D/I channel 24-31.                                                                                                                                                         |
|         | If OP=write, bit 0-7 correspond to D/O channel 24-31.                                                                                                                                                        |
| base +4 | If OP=read, this byte can be either the least significant<br>byte or the most significant byte of the 16-bit long count<br>for counter O, depending on the setting of the Control<br>Byte.                   |
|         | If OP=write, this byte can be either the least significant<br>byte or the most significant byte of the 16-bit long count<br>for counter O, depending on the setting of the Control<br>Byte.                  |
| base +5 | The usage of this byte is the same as base +4, except it is for counter 1.                                                                                                                                   |
| base +6 | The usage of this byte is the same as base +4, except it is for counter 2.                                                                                                                                   |
| base +7 | Control Byte. The Control Byte Register can only be written to and is used to define the operation of the counters. A detailed explanation of the format of this control byte is presented in Section 4.3.2. |

#### 4.2. Digital I/O Programming

On the PCL-720 card, 32 digital input channels and 32 digital output channels are provided. Four I/O port addresses (started from BASE +0) are reserved for accessing these channels.

The four addresses are allocated as:

| BASE +0 | Channel 0-7    |
|---------|----------------|
| BASE +1 | Channel 8-15   |
| BASE +2 | Channel 16 -23 |
| BASE +3 | Channel 24 -31 |

A read operation on any of these I/O ports will read in the value of the 8 corresponding digital input channels. In BASIC, a statement such as "VALUE = INP(ADDRESS)" will do the job.

A write operation on any of these I/O ports will set the desired value on the 8 corresponding digital output channels. A BASIC statement like "OUT ADDRESS, VALUE" can be used to accomplish the work.

#### 4.3. Programmable Interval Timer

#### 4.3.1. The Intel 8253

The Intel 8253 Programmable interval timer is used on the PCL-720 card. It is organized as 3 independent 16-bit counters, each with a count rate of up to 2.6 MHz. Each counter can be programmed to have a count from 0 up to 65,535. Each counter can also be set to operate in one of the 6 different modes of operation. All modes of operation are software programmable.

The main counter/timer functions that can be implemented with the 8253 are :

- Programmable Rate Generator
- Event Counter
- Real Time Clock
- Digital One-Shot
- Time Delay Generator
- Square Wave Generator

For more information regarding the 8253 programmable interval timer, please refer to the Intel Microsystem Components Handbook (Microprocessors and Peripherals Volume II).

#### 4.3.2. The Control Byte

The 8253 programmable interval counter occupies 4 UO address locations in the PCL-720 VO address map as mentioned in Section 4.1. Their addresses are:

| Address | Register   | Type Description |
|---------|------------|------------------|
|         |            |                  |
| BASE+4  | Read/write | Counter 0        |
| BASE+5  | Read/write | Counter 1        |
| BASE+6  | Read/write | Counter 2        |
| BASE+7  | Write only | Control Byte     |

Before loading or reading any of the individual counters, the 8253 control byte must be loaded with data setting the counter selected, the operating mode, the type of read or write operation that will be performed, and the modulus (binary or BCD).

The format of the Control Byte is:

bit 3 7 6 5 4 2 1 0 SC1 SCO RL1 RLO M2 M1 MO BCD SC1-0 : Select counter. SC1 SC0 Counter \_\_\_ \_\_\_\_ \_\_\_\_ 0 0 0 1 0 1 1 0 2 1 1 Illegal RL1-0 : Select the read or load operation

| RLТ | RLO | Operation                      |
|-----|-----|--------------------------------|
|     |     |                                |
| 0   | 0   | Counter latch                  |
| 0   | 1   | Read/load LSB                  |
| 1   | 0   | Read/load MSB                  |
| 1   | 1   | Read/load LSB first, then MSB. |

The Counter latch command is used to read back the value of a counter without disturbing the count in progress.

M2-0: Select the operating mode

| М2 | Ml | M0 | Mode |
|----|----|----|------|
|    |    |    |      |
| 0  | 0  | 0  | 0    |
| 0  | 0  | 1  | 1    |
| Х  | 1  | 0  | 2    |
| Х  | 1  | 1  | 3    |
| 1  | 0  | 0  | 4    |
| 1  | 0  | 1  | 5    |
|    |    |    |      |

See Section 4.3.3. for the definition of each mode.

BCD : Selects binary or BCD counting

| BCD | Туре                   |
|-----|------------------------|
|     |                        |
| 0   | Binary counter 16-bits |
| 1   | BCD counter            |

If the modulus is set to be binary, the count can be any number from 0 up to 65,535. If the modulus is set to be BCD (binary coded decimal), then the count can be set as any number from 0 to 9,999.

#### 4.3.3. Mode Definitions

The definitions of the six operating modes are described here. Refer to the data sheet of the 8253 for more details.

Mode 0 : Interrupt on Terminal Count

The output will be initially low after the mode set operation. After the count is loaded into the selected count register, the output will remain

low and the counter will count. When terminal count is reached, the output will go high and remain high until the selected counter is reloaded with the mode or a new count is loaded. The counter continues to decrement after terminal count has been reached.

Rewriting a counter register during counting results in the following:

- 1. Write 1st byte stops the current counting.
- 2. Write 2nd byte starts the new count.

#### Mode 1 : Programmable One-Shot

The output will go low on the count following the rising edge of the gate input. The output will go high on the terminal count. If a new count value is loaded while the output is low, it will not affect the duration of the one-shot pulse until the succeeding trigger. The current count can be read at any time without affecting the one-shot pulse.

The one-shot is retriggerable, hence the output will remain low for the full count after any rising edge of the gate input.

#### Mode 2 : Rate Generator

Divide by N counter. The output will be low for one period of the input clock. The period from one output pulse to the next equals the number of input counts in the counter register. If the count register is reloaded between output pulses, the present period will *not* be affected, but the subsequent period will reflect the new value.

The gate input, when low, will force the output high. When the gate input goes high, the counter will start from the initial count. Thus, the gate input can be used to synchronize the counter.

When this mode is set, the output will remain high until after the count register is loaded. The output then can also be synchronized by software.

#### Mode 3 : Square Wave Rate Generator

Similar to mode 2, except that the output will remain high until one half the count has been completed (for even numbers) and go low for the other half of the count. This is accomplished by decrementing the counter by two on the falling edge of each clock pulse. When the counter reaches terminal count, the state of the output is changed and the counter is reloaded with the full count and the whole process is repeated.

If the count is odd and the output is high, the first clock pulse (after the count is loaded) decrements the count by 1. Subsequent clock pulses decrement the count by 2. After timeout, the output *goes* low and the full count is reloaded. The first clock pulse (following the reload) decrements the counter by 3. Subsequent clock pulses decrement the count by two until timeout. Then the whole process is repeated. In this way, if the count is odd, the output will be high for (N+1)/2 counts and low for (N-1)/2 counts.

Mode 4 : Software Triggered Strobe

After the mode is set, the output will be high. When the count is loaded, the counter will begin counting. On terminal count, the output will go low for one input clock period, then will go high again.

If the count register is reloaded during counting, the new count will be loaded on the next CLK pulse. The count will be inhibited while the GATE input is low.

#### Mode 5 :Hardware Triggered Strobe

The counter will start counting after the rising edge of the trigger input and will go low for one clock period when the terminal count is reached. The counter is retriggerable. The output will not go low until the full count after the rising edge of any trigger.

#### 4.3.4. Loading and Reading The Counters

The programming procedure for the 8253 is very flexible. Only two conventions need to be remembered :

- 1. For each Counter, the Control Byte must be written before the initial count is written.
- 2. The initial count must follow the count format specified in the Control Byte (LSB only, MSB only or LSB first then MSB).

Since the Control Byte register and the three counters have separate addresses and each Control Byte specifies the Counter it applies to (by SC1 and SCO), no special instruction sequence is required. Any programming sequence that follows the conventions above is acceptable.

A new initial count may be written to a Counter at any time without affecting the Counter's programmed mode in any way. Counting will be affected as described in the mode definitions. The new count must follow the programmed count format.

If a counter is programmed to read/load two-byte counts, the following precaution applies: A program must not transfer control between writing the first and second byte to another routine which also writes into that same counter. Otherwise, the counter will be loaded with an incorrect count.

Some programming examples in BASIC:

```
10 'set base address
20 BASE%=&H2A0
30 'control byte for Counter 0:
40 'write LSB only, mode=3, BCD=0
50 OUT BASE%+7,&H16
60 'output LSB=10
70 LSB%=10
80 OUT BASE%+4,LSB%
90 'control bytes for Counter 1 and 2
100 'write LSB first, then MSB, mode=1, BCD=0
110 OUT BASE%+7,&H72 'for Counter 1
120 OUT BASE%+7,&H72 'for Counter 1
120 OUT BASE%+7,&H82 'for Counter 2
130 'X is the count for both counters
140 X%=1000
```

```
150 MSB%=INT(X%/256) 'figure out the MSB
160 LSB%=X%-(256tMSB$) 'figure out the LSB
170 OUT BASE%+5,LSB% 'load Counter 1 LSB
180 OUT BASE%+5,MSB% 'MSB
190 OUT BASE&+6,LSB% 'load Counter 2 LSB
200 OUT BASE%+6,MSB% 'MSB
```

It is often desirable to read the value of a Counter without disturbing the count in progress. Usually, the method used is called the Counter Latch Command method which allows the user to read the latched count value of the selected Counter.

The command is written into the Control Byte Register and has the format shown below. The command applies to the Counter selected by the SC1 and SC2 bit in the Control Byte. And the command distinguishes itself from other commands by setting bit 4 and 5 to 0.

bit 7 6 5 4 3 2 1 0 SC1 SC0 0 0 Х Х Х Х SC1-0 : Select the desired Counter X: Means don't care

The instruction sequence is :

- 1. Load the Control Byte
- 2. Read the less significant byte
- 3. Read the most significant byte

Some programming examples in BASIC:

```
10 PORT&=&H2A4 'Counter 0 address
20 'load LSB then MSB, mode=0, BCD=0
30 OUT PORT%+3,&H30 'control byte
40 L%=O: H%=32: CNT%=H&*256+L%
50 OUT PORT%,L$ 'load LSB
60 OUT PORT%,H% 'load MSB
70 T1=TIMER 'get current time
80 'control byte for read the count
90 OUT PORT%+3,0
```

100 'read the LSB and MSB 110 c =INP(PORT%)+INP(PORT%)\*256 120 IF C<CNT% GOTO 90 130 'print lapsed time and frequency 140 T=TIMER-T1 150 PRINT T,CNT%/T

#### APPENDIX A I/O PORT ADDRESS MAP

| I/O Uaddress<br>range (Hex) | Uses                      |  |
|-----------------------------|---------------------------|--|
| 000-1FF                     | Used by base system board |  |
| 200                         | Not used                  |  |
| 201                         | Game control              |  |
| 202-277                     | Not used                  |  |
| 278-27F                     | Second printer port       |  |
| 280-2F7                     | Not used                  |  |
| 2F8-2FF                     | COM2:                     |  |
| 300-377                     | Not used                  |  |
| 378-37F                     | Printer port              |  |
| 380-3AF                     | Not used                  |  |
| 3B0-3BF                     | Monochrome and printer    |  |
| 3C0-3CF                     | Not used                  |  |
| 3D0-3DF                     | Color & graphics          |  |
| 3E0-3EF                     | Not used                  |  |
| 3F0-3M                      | 5 1/4 inch disk drive     |  |
| 3F8-3FF                     | COM1:                     |  |